mirror of
				https://github.com/Klipper3d/klipper.git
				synced 2025-11-03 11:56:23 +01:00 
			
		
		
		
	
		
			
				
	
	
		
			59 lines
		
	
	
		
			4.9 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			59 lines
		
	
	
		
			4.9 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
/* ---------------------------------------------------------------------------- */
 | 
						|
/*                  Atmel Microcontroller Software Support                      */
 | 
						|
/*                       SAM Software Package License                           */
 | 
						|
/* ---------------------------------------------------------------------------- */
 | 
						|
/* Copyright (c) %copyright_year%, Atmel Corporation                                        */
 | 
						|
/*                                                                              */
 | 
						|
/* All rights reserved.                                                         */
 | 
						|
/*                                                                              */
 | 
						|
/* Redistribution and use in source and binary forms, with or without           */
 | 
						|
/* modification, are permitted provided that the following condition is met:    */
 | 
						|
/*                                                                              */
 | 
						|
/* - Redistributions of source code must retain the above copyright notice,     */
 | 
						|
/* this list of conditions and the disclaimer below.                            */
 | 
						|
/*                                                                              */
 | 
						|
/* Atmel's name may not be used to endorse or promote products derived from     */
 | 
						|
/* this software without specific prior written permission.                     */
 | 
						|
/*                                                                              */
 | 
						|
/* DISCLAIMER:  THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR   */
 | 
						|
/* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF */
 | 
						|
/* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE   */
 | 
						|
/* DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,      */
 | 
						|
/* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT */
 | 
						|
/* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,  */
 | 
						|
/* OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF    */
 | 
						|
/* LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING         */
 | 
						|
/* NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, */
 | 
						|
/* EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.                           */
 | 
						|
/* ---------------------------------------------------------------------------- */
 | 
						|
 | 
						|
#ifndef _SAM4S_CMCC_INSTANCE_
 | 
						|
#define _SAM4S_CMCC_INSTANCE_
 | 
						|
 | 
						|
/* ========== Register definition for CMCC peripheral ========== */
 | 
						|
#if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
 | 
						|
  #define REG_CMCC_TYPE                    (0x4007C000U) /**< \brief (CMCC) Cache Controller Type Register */
 | 
						|
  #define REG_CMCC_CFG                     (0x4007C004U) /**< \brief (CMCC) Cache Controller Configuration Register */
 | 
						|
  #define REG_CMCC_CTRL                    (0x4007C008U) /**< \brief (CMCC) Cache Controller Control Register */
 | 
						|
  #define REG_CMCC_SR                      (0x4007C00CU) /**< \brief (CMCC) Cache Controller Status Register */
 | 
						|
  #define REG_CMCC_MAINT0                  (0x4007C020U) /**< \brief (CMCC) Cache Controller Maintenance Register 0 */
 | 
						|
  #define REG_CMCC_MAINT1                  (0x4007C024U) /**< \brief (CMCC) Cache Controller Maintenance Register 1 */
 | 
						|
  #define REG_CMCC_MCFG                    (0x4007C028U) /**< \brief (CMCC) Cache Controller Monitor Configuration Register */
 | 
						|
  #define REG_CMCC_MEN                     (0x4007C02CU) /**< \brief (CMCC) Cache Controller Monitor Enable Register */
 | 
						|
  #define REG_CMCC_MCTRL                   (0x4007C030U) /**< \brief (CMCC) Cache Controller Monitor Control Register */
 | 
						|
  #define REG_CMCC_MSR                     (0x4007C034U) /**< \brief (CMCC) Cache Controller Monitor Status Register */
 | 
						|
#else
 | 
						|
  #define REG_CMCC_TYPE   (*(__I  uint32_t*)0x4007C000U) /**< \brief (CMCC) Cache Controller Type Register */
 | 
						|
  #define REG_CMCC_CFG    (*(__IO uint32_t*)0x4007C004U) /**< \brief (CMCC) Cache Controller Configuration Register */
 | 
						|
  #define REG_CMCC_CTRL   (*(__O  uint32_t*)0x4007C008U) /**< \brief (CMCC) Cache Controller Control Register */
 | 
						|
  #define REG_CMCC_SR     (*(__I  uint32_t*)0x4007C00CU) /**< \brief (CMCC) Cache Controller Status Register */
 | 
						|
  #define REG_CMCC_MAINT0 (*(__O  uint32_t*)0x4007C020U) /**< \brief (CMCC) Cache Controller Maintenance Register 0 */
 | 
						|
  #define REG_CMCC_MAINT1 (*(__O  uint32_t*)0x4007C024U) /**< \brief (CMCC) Cache Controller Maintenance Register 1 */
 | 
						|
  #define REG_CMCC_MCFG   (*(__IO uint32_t*)0x4007C028U) /**< \brief (CMCC) Cache Controller Monitor Configuration Register */
 | 
						|
  #define REG_CMCC_MEN    (*(__IO uint32_t*)0x4007C02CU) /**< \brief (CMCC) Cache Controller Monitor Enable Register */
 | 
						|
  #define REG_CMCC_MCTRL  (*(__O  uint32_t*)0x4007C030U) /**< \brief (CMCC) Cache Controller Monitor Control Register */
 | 
						|
  #define REG_CMCC_MSR    (*(__I  uint32_t*)0x4007C034U) /**< \brief (CMCC) Cache Controller Monitor Status Register */
 | 
						|
#endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
 | 
						|
 | 
						|
#endif /* _SAM4S_CMCC_INSTANCE_ */
 |