mirror of
				https://github.com/Klipper3d/klipper.git
				synced 2025-11-03 20:05:49 +01:00 
			
		
		
		
	Add most recent SAM3X CMSIS files from Atmel. Signed-off-by: Kevin O'Connor <kevin@koconnor.net>
		
			
				
	
	
		
			121 lines
		
	
	
		
			11 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			121 lines
		
	
	
		
			11 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
/* ---------------------------------------------------------------------------- */
 | 
						|
/*                  Atmel Microcontroller Software Support                      */
 | 
						|
/*                       SAM Software Package License                           */
 | 
						|
/* ---------------------------------------------------------------------------- */
 | 
						|
/* Copyright (c) %copyright_year%, Atmel Corporation                                        */
 | 
						|
/*                                                                              */
 | 
						|
/* All rights reserved.                                                         */
 | 
						|
/*                                                                              */
 | 
						|
/* Redistribution and use in source and binary forms, with or without           */
 | 
						|
/* modification, are permitted provided that the following condition is met:    */
 | 
						|
/*                                                                              */
 | 
						|
/* - Redistributions of source code must retain the above copyright notice,     */
 | 
						|
/* this list of conditions and the disclaimer below.                            */
 | 
						|
/*                                                                              */
 | 
						|
/* Atmel's name may not be used to endorse or promote products derived from     */
 | 
						|
/* this software without specific prior written permission.                     */
 | 
						|
/*                                                                              */
 | 
						|
/* DISCLAIMER:  THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR   */
 | 
						|
/* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF */
 | 
						|
/* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE   */
 | 
						|
/* DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,      */
 | 
						|
/* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT */
 | 
						|
/* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,  */
 | 
						|
/* OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF    */
 | 
						|
/* LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING         */
 | 
						|
/* NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, */
 | 
						|
/* EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.                           */
 | 
						|
/* ---------------------------------------------------------------------------- */
 | 
						|
 | 
						|
#ifndef _SAM3XA_TC0_INSTANCE_
 | 
						|
#define _SAM3XA_TC0_INSTANCE_
 | 
						|
 | 
						|
/* ========== Register definition for TC0 peripheral ========== */
 | 
						|
#if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
 | 
						|
  #define REG_TC0_CCR0                   (0x40080000U) /**< \brief (TC0) Channel Control Register (channel = 0) */
 | 
						|
  #define REG_TC0_CMR0                   (0x40080004U) /**< \brief (TC0) Channel Mode Register (channel = 0) */
 | 
						|
  #define REG_TC0_SMMR0                  (0x40080008U) /**< \brief (TC0) Stepper Motor Mode Register (channel = 0) */
 | 
						|
  #define REG_TC0_CV0                    (0x40080010U) /**< \brief (TC0) Counter Value (channel = 0) */
 | 
						|
  #define REG_TC0_RA0                    (0x40080014U) /**< \brief (TC0) Register A (channel = 0) */
 | 
						|
  #define REG_TC0_RB0                    (0x40080018U) /**< \brief (TC0) Register B (channel = 0) */
 | 
						|
  #define REG_TC0_RC0                    (0x4008001CU) /**< \brief (TC0) Register C (channel = 0) */
 | 
						|
  #define REG_TC0_SR0                    (0x40080020U) /**< \brief (TC0) Status Register (channel = 0) */
 | 
						|
  #define REG_TC0_IER0                   (0x40080024U) /**< \brief (TC0) Interrupt Enable Register (channel = 0) */
 | 
						|
  #define REG_TC0_IDR0                   (0x40080028U) /**< \brief (TC0) Interrupt Disable Register (channel = 0) */
 | 
						|
  #define REG_TC0_IMR0                   (0x4008002CU) /**< \brief (TC0) Interrupt Mask Register (channel = 0) */
 | 
						|
  #define REG_TC0_CCR1                   (0x40080040U) /**< \brief (TC0) Channel Control Register (channel = 1) */
 | 
						|
  #define REG_TC0_CMR1                   (0x40080044U) /**< \brief (TC0) Channel Mode Register (channel = 1) */
 | 
						|
  #define REG_TC0_SMMR1                  (0x40080048U) /**< \brief (TC0) Stepper Motor Mode Register (channel = 1) */
 | 
						|
  #define REG_TC0_CV1                    (0x40080050U) /**< \brief (TC0) Counter Value (channel = 1) */
 | 
						|
  #define REG_TC0_RA1                    (0x40080054U) /**< \brief (TC0) Register A (channel = 1) */
 | 
						|
  #define REG_TC0_RB1                    (0x40080058U) /**< \brief (TC0) Register B (channel = 1) */
 | 
						|
  #define REG_TC0_RC1                    (0x4008005CU) /**< \brief (TC0) Register C (channel = 1) */
 | 
						|
  #define REG_TC0_SR1                    (0x40080060U) /**< \brief (TC0) Status Register (channel = 1) */
 | 
						|
  #define REG_TC0_IER1                   (0x40080064U) /**< \brief (TC0) Interrupt Enable Register (channel = 1) */
 | 
						|
  #define REG_TC0_IDR1                   (0x40080068U) /**< \brief (TC0) Interrupt Disable Register (channel = 1) */
 | 
						|
  #define REG_TC0_IMR1                   (0x4008006CU) /**< \brief (TC0) Interrupt Mask Register (channel = 1) */
 | 
						|
  #define REG_TC0_CCR2                   (0x40080080U) /**< \brief (TC0) Channel Control Register (channel = 2) */
 | 
						|
  #define REG_TC0_CMR2                   (0x40080084U) /**< \brief (TC0) Channel Mode Register (channel = 2) */
 | 
						|
  #define REG_TC0_SMMR2                  (0x40080088U) /**< \brief (TC0) Stepper Motor Mode Register (channel = 2) */
 | 
						|
  #define REG_TC0_CV2                    (0x40080090U) /**< \brief (TC0) Counter Value (channel = 2) */
 | 
						|
  #define REG_TC0_RA2                    (0x40080094U) /**< \brief (TC0) Register A (channel = 2) */
 | 
						|
  #define REG_TC0_RB2                    (0x40080098U) /**< \brief (TC0) Register B (channel = 2) */
 | 
						|
  #define REG_TC0_RC2                    (0x4008009CU) /**< \brief (TC0) Register C (channel = 2) */
 | 
						|
  #define REG_TC0_SR2                    (0x400800A0U) /**< \brief (TC0) Status Register (channel = 2) */
 | 
						|
  #define REG_TC0_IER2                   (0x400800A4U) /**< \brief (TC0) Interrupt Enable Register (channel = 2) */
 | 
						|
  #define REG_TC0_IDR2                   (0x400800A8U) /**< \brief (TC0) Interrupt Disable Register (channel = 2) */
 | 
						|
  #define REG_TC0_IMR2                   (0x400800ACU) /**< \brief (TC0) Interrupt Mask Register (channel = 2) */
 | 
						|
  #define REG_TC0_BCR                    (0x400800C0U) /**< \brief (TC0) Block Control Register */
 | 
						|
  #define REG_TC0_BMR                    (0x400800C4U) /**< \brief (TC0) Block Mode Register */
 | 
						|
  #define REG_TC0_QIER                   (0x400800C8U) /**< \brief (TC0) QDEC Interrupt Enable Register */
 | 
						|
  #define REG_TC0_QIDR                   (0x400800CCU) /**< \brief (TC0) QDEC Interrupt Disable Register */
 | 
						|
  #define REG_TC0_QIMR                   (0x400800D0U) /**< \brief (TC0) QDEC Interrupt Mask Register */
 | 
						|
  #define REG_TC0_QISR                   (0x400800D4U) /**< \brief (TC0) QDEC Interrupt Status Register */
 | 
						|
  #define REG_TC0_FMR                    (0x400800D8U) /**< \brief (TC0) Fault Mode Register */
 | 
						|
  #define REG_TC0_WPMR                   (0x400800E4U) /**< \brief (TC0) Write Protect Mode Register */
 | 
						|
#else
 | 
						|
  #define REG_TC0_CCR0  (*(__O  uint32_t*)0x40080000U) /**< \brief (TC0) Channel Control Register (channel = 0) */
 | 
						|
  #define REG_TC0_CMR0  (*(__IO uint32_t*)0x40080004U) /**< \brief (TC0) Channel Mode Register (channel = 0) */
 | 
						|
  #define REG_TC0_SMMR0 (*(__IO uint32_t*)0x40080008U) /**< \brief (TC0) Stepper Motor Mode Register (channel = 0) */
 | 
						|
  #define REG_TC0_CV0   (*(__I  uint32_t*)0x40080010U) /**< \brief (TC0) Counter Value (channel = 0) */
 | 
						|
  #define REG_TC0_RA0   (*(__IO uint32_t*)0x40080014U) /**< \brief (TC0) Register A (channel = 0) */
 | 
						|
  #define REG_TC0_RB0   (*(__IO uint32_t*)0x40080018U) /**< \brief (TC0) Register B (channel = 0) */
 | 
						|
  #define REG_TC0_RC0   (*(__IO uint32_t*)0x4008001CU) /**< \brief (TC0) Register C (channel = 0) */
 | 
						|
  #define REG_TC0_SR0   (*(__I  uint32_t*)0x40080020U) /**< \brief (TC0) Status Register (channel = 0) */
 | 
						|
  #define REG_TC0_IER0  (*(__O  uint32_t*)0x40080024U) /**< \brief (TC0) Interrupt Enable Register (channel = 0) */
 | 
						|
  #define REG_TC0_IDR0  (*(__O  uint32_t*)0x40080028U) /**< \brief (TC0) Interrupt Disable Register (channel = 0) */
 | 
						|
  #define REG_TC0_IMR0  (*(__I  uint32_t*)0x4008002CU) /**< \brief (TC0) Interrupt Mask Register (channel = 0) */
 | 
						|
  #define REG_TC0_CCR1  (*(__O  uint32_t*)0x40080040U) /**< \brief (TC0) Channel Control Register (channel = 1) */
 | 
						|
  #define REG_TC0_CMR1  (*(__IO uint32_t*)0x40080044U) /**< \brief (TC0) Channel Mode Register (channel = 1) */
 | 
						|
  #define REG_TC0_SMMR1 (*(__IO uint32_t*)0x40080048U) /**< \brief (TC0) Stepper Motor Mode Register (channel = 1) */
 | 
						|
  #define REG_TC0_CV1   (*(__I  uint32_t*)0x40080050U) /**< \brief (TC0) Counter Value (channel = 1) */
 | 
						|
  #define REG_TC0_RA1   (*(__IO uint32_t*)0x40080054U) /**< \brief (TC0) Register A (channel = 1) */
 | 
						|
  #define REG_TC0_RB1   (*(__IO uint32_t*)0x40080058U) /**< \brief (TC0) Register B (channel = 1) */
 | 
						|
  #define REG_TC0_RC1   (*(__IO uint32_t*)0x4008005CU) /**< \brief (TC0) Register C (channel = 1) */
 | 
						|
  #define REG_TC0_SR1   (*(__I  uint32_t*)0x40080060U) /**< \brief (TC0) Status Register (channel = 1) */
 | 
						|
  #define REG_TC0_IER1  (*(__O  uint32_t*)0x40080064U) /**< \brief (TC0) Interrupt Enable Register (channel = 1) */
 | 
						|
  #define REG_TC0_IDR1  (*(__O  uint32_t*)0x40080068U) /**< \brief (TC0) Interrupt Disable Register (channel = 1) */
 | 
						|
  #define REG_TC0_IMR1  (*(__I  uint32_t*)0x4008006CU) /**< \brief (TC0) Interrupt Mask Register (channel = 1) */
 | 
						|
  #define REG_TC0_CCR2  (*(__O  uint32_t*)0x40080080U) /**< \brief (TC0) Channel Control Register (channel = 2) */
 | 
						|
  #define REG_TC0_CMR2  (*(__IO uint32_t*)0x40080084U) /**< \brief (TC0) Channel Mode Register (channel = 2) */
 | 
						|
  #define REG_TC0_SMMR2 (*(__IO uint32_t*)0x40080088U) /**< \brief (TC0) Stepper Motor Mode Register (channel = 2) */
 | 
						|
  #define REG_TC0_CV2   (*(__I  uint32_t*)0x40080090U) /**< \brief (TC0) Counter Value (channel = 2) */
 | 
						|
  #define REG_TC0_RA2   (*(__IO uint32_t*)0x40080094U) /**< \brief (TC0) Register A (channel = 2) */
 | 
						|
  #define REG_TC0_RB2   (*(__IO uint32_t*)0x40080098U) /**< \brief (TC0) Register B (channel = 2) */
 | 
						|
  #define REG_TC0_RC2   (*(__IO uint32_t*)0x4008009CU) /**< \brief (TC0) Register C (channel = 2) */
 | 
						|
  #define REG_TC0_SR2   (*(__I  uint32_t*)0x400800A0U) /**< \brief (TC0) Status Register (channel = 2) */
 | 
						|
  #define REG_TC0_IER2  (*(__O  uint32_t*)0x400800A4U) /**< \brief (TC0) Interrupt Enable Register (channel = 2) */
 | 
						|
  #define REG_TC0_IDR2  (*(__O  uint32_t*)0x400800A8U) /**< \brief (TC0) Interrupt Disable Register (channel = 2) */
 | 
						|
  #define REG_TC0_IMR2  (*(__I  uint32_t*)0x400800ACU) /**< \brief (TC0) Interrupt Mask Register (channel = 2) */
 | 
						|
  #define REG_TC0_BCR   (*(__O  uint32_t*)0x400800C0U) /**< \brief (TC0) Block Control Register */
 | 
						|
  #define REG_TC0_BMR   (*(__IO uint32_t*)0x400800C4U) /**< \brief (TC0) Block Mode Register */
 | 
						|
  #define REG_TC0_QIER  (*(__O  uint32_t*)0x400800C8U) /**< \brief (TC0) QDEC Interrupt Enable Register */
 | 
						|
  #define REG_TC0_QIDR  (*(__O  uint32_t*)0x400800CCU) /**< \brief (TC0) QDEC Interrupt Disable Register */
 | 
						|
  #define REG_TC0_QIMR  (*(__I  uint32_t*)0x400800D0U) /**< \brief (TC0) QDEC Interrupt Mask Register */
 | 
						|
  #define REG_TC0_QISR  (*(__I  uint32_t*)0x400800D4U) /**< \brief (TC0) QDEC Interrupt Status Register */
 | 
						|
  #define REG_TC0_FMR   (*(__IO uint32_t*)0x400800D8U) /**< \brief (TC0) Fault Mode Register */
 | 
						|
  #define REG_TC0_WPMR  (*(__IO uint32_t*)0x400800E4U) /**< \brief (TC0) Write Protect Mode Register */
 | 
						|
#endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
 | 
						|
 | 
						|
#endif /* _SAM3XA_TC0_INSTANCE_ */
 |