mirror of
				https://github.com/Klipper3d/klipper.git
				synced 2025-10-31 18:36:09 +01:00 
			
		
		
		
	
		
			
	
	
		
			93 lines
		
	
	
		
			7.7 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
		
		
			
		
	
	
			93 lines
		
	
	
		
			7.7 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
|  | /* ---------------------------------------------------------------------------- */ | ||
|  | /*                  Atmel Microcontroller Software Support                      */ | ||
|  | /*                       SAM Software Package License                           */ | ||
|  | /* ---------------------------------------------------------------------------- */ | ||
|  | /* Copyright (c) %copyright_year%, Atmel Corporation                                        */ | ||
|  | /*                                                                              */ | ||
|  | /* All rights reserved.                                                         */ | ||
|  | /*                                                                              */ | ||
|  | /* Redistribution and use in source and binary forms, with or without           */ | ||
|  | /* modification, are permitted provided that the following condition is met:    */ | ||
|  | /*                                                                              */ | ||
|  | /* - Redistributions of source code must retain the above copyright notice,     */ | ||
|  | /* this list of conditions and the disclaimer below.                            */ | ||
|  | /*                                                                              */ | ||
|  | /* Atmel's name may not be used to endorse or promote products derived from     */ | ||
|  | /* this software without specific prior written permission.                     */ | ||
|  | /*                                                                              */ | ||
|  | /* DISCLAIMER:  THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR   */ | ||
|  | /* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF */ | ||
|  | /* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE   */ | ||
|  | /* DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,      */ | ||
|  | /* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT */ | ||
|  | /* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,  */ | ||
|  | /* OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF    */ | ||
|  | /* LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING         */ | ||
|  | /* NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, */ | ||
|  | /* EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.                           */ | ||
|  | /* ---------------------------------------------------------------------------- */ | ||
|  | 
 | ||
|  | #ifndef _SAM4E_USART0_INSTANCE_
 | ||
|  | #define _SAM4E_USART0_INSTANCE_
 | ||
|  | 
 | ||
|  | /* ========== Register definition for USART0 peripheral ========== */ | ||
|  | #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
 | ||
|  | #define REG_USART0_CR          (0x400A0000U) /**< \brief (USART0) Control Register */
 | ||
|  | #define REG_USART0_MR          (0x400A0004U) /**< \brief (USART0) Mode Register */
 | ||
|  | #define REG_USART0_IER          (0x400A0008U) /**< \brief (USART0) Interrupt Enable Register */
 | ||
|  | #define REG_USART0_IDR          (0x400A000CU) /**< \brief (USART0) Interrupt Disable Register */
 | ||
|  | #define REG_USART0_IMR          (0x400A0010U) /**< \brief (USART0) Interrupt Mask Register */
 | ||
|  | #define REG_USART0_CSR          (0x400A0014U) /**< \brief (USART0) Channel Status Register */
 | ||
|  | #define REG_USART0_RHR          (0x400A0018U) /**< \brief (USART0) Receiver Holding Register */
 | ||
|  | #define REG_USART0_THR          (0x400A001CU) /**< \brief (USART0) Transmitter Holding Register */
 | ||
|  | #define REG_USART0_BRGR          (0x400A0020U) /**< \brief (USART0) Baud Rate Generator Register */
 | ||
|  | #define REG_USART0_RTOR          (0x400A0024U) /**< \brief (USART0) Receiver Time-out Register */
 | ||
|  | #define REG_USART0_TTGR          (0x400A0028U) /**< \brief (USART0) Transmitter Timeguard Register */
 | ||
|  | #define REG_USART0_FIDI          (0x400A0040U) /**< \brief (USART0) FI DI Ratio Register */
 | ||
|  | #define REG_USART0_NER          (0x400A0044U) /**< \brief (USART0) Number of Errors Register */
 | ||
|  | #define REG_USART0_IF          (0x400A004CU) /**< \brief (USART0) IrDA Filter Register */
 | ||
|  | #define REG_USART0_MAN          (0x400A0050U) /**< \brief (USART0) Manchester Encoder Decoder Register */
 | ||
|  | #define REG_USART0_WPMR          (0x400A00E4U) /**< \brief (USART0) Write Protect Mode Register */
 | ||
|  | #define REG_USART0_WPSR          (0x400A00E8U) /**< \brief (USART0) Write Protect Status Register */
 | ||
|  | #define REG_USART0_RPR          (0x400A0100U) /**< \brief (USART0) Receive Pointer Register */
 | ||
|  | #define REG_USART0_RCR          (0x400A0104U) /**< \brief (USART0) Receive Counter Register */
 | ||
|  | #define REG_USART0_TPR          (0x400A0108U) /**< \brief (USART0) Transmit Pointer Register */
 | ||
|  | #define REG_USART0_TCR          (0x400A010CU) /**< \brief (USART0) Transmit Counter Register */
 | ||
|  | #define REG_USART0_RNPR          (0x400A0110U) /**< \brief (USART0) Receive Next Pointer Register */
 | ||
|  | #define REG_USART0_RNCR          (0x400A0114U) /**< \brief (USART0) Receive Next Counter Register */
 | ||
|  | #define REG_USART0_TNPR          (0x400A0118U) /**< \brief (USART0) Transmit Next Pointer Register */
 | ||
|  | #define REG_USART0_TNCR          (0x400A011CU) /**< \brief (USART0) Transmit Next Counter Register */
 | ||
|  | #define REG_USART0_PTCR          (0x400A0120U) /**< \brief (USART0) Transfer Control Register */
 | ||
|  | #define REG_USART0_PTSR          (0x400A0124U) /**< \brief (USART0) Transfer Status Register */
 | ||
|  | #else
 | ||
|  | #define REG_USART0_CR (*(WoReg*)0x400A0000U) /**< \brief (USART0) Control Register */
 | ||
|  | #define REG_USART0_MR (*(RwReg*)0x400A0004U) /**< \brief (USART0) Mode Register */
 | ||
|  | #define REG_USART0_IER (*(WoReg*)0x400A0008U) /**< \brief (USART0) Interrupt Enable Register */
 | ||
|  | #define REG_USART0_IDR (*(WoReg*)0x400A000CU) /**< \brief (USART0) Interrupt Disable Register */
 | ||
|  | #define REG_USART0_IMR (*(RoReg*)0x400A0010U) /**< \brief (USART0) Interrupt Mask Register */
 | ||
|  | #define REG_USART0_CSR (*(RoReg*)0x400A0014U) /**< \brief (USART0) Channel Status Register */
 | ||
|  | #define REG_USART0_RHR (*(RoReg*)0x400A0018U) /**< \brief (USART0) Receiver Holding Register */
 | ||
|  | #define REG_USART0_THR (*(WoReg*)0x400A001CU) /**< \brief (USART0) Transmitter Holding Register */
 | ||
|  | #define REG_USART0_BRGR (*(RwReg*)0x400A0020U) /**< \brief (USART0) Baud Rate Generator Register */
 | ||
|  | #define REG_USART0_RTOR (*(RwReg*)0x400A0024U) /**< \brief (USART0) Receiver Time-out Register */
 | ||
|  | #define REG_USART0_TTGR (*(RwReg*)0x400A0028U) /**< \brief (USART0) Transmitter Timeguard Register */
 | ||
|  | #define REG_USART0_FIDI (*(RwReg*)0x400A0040U) /**< \brief (USART0) FI DI Ratio Register */
 | ||
|  | #define REG_USART0_NER (*(RoReg*)0x400A0044U) /**< \brief (USART0) Number of Errors Register */
 | ||
|  | #define REG_USART0_IF (*(RwReg*)0x400A004CU) /**< \brief (USART0) IrDA Filter Register */
 | ||
|  | #define REG_USART0_MAN (*(RwReg*)0x400A0050U) /**< \brief (USART0) Manchester Encoder Decoder Register */
 | ||
|  | #define REG_USART0_WPMR (*(RwReg*)0x400A00E4U) /**< \brief (USART0) Write Protect Mode Register */
 | ||
|  | #define REG_USART0_WPSR (*(RoReg*)0x400A00E8U) /**< \brief (USART0) Write Protect Status Register */
 | ||
|  | #define REG_USART0_RPR (*(RwReg*)0x400A0100U) /**< \brief (USART0) Receive Pointer Register */
 | ||
|  | #define REG_USART0_RCR (*(RwReg*)0x400A0104U) /**< \brief (USART0) Receive Counter Register */
 | ||
|  | #define REG_USART0_TPR (*(RwReg*)0x400A0108U) /**< \brief (USART0) Transmit Pointer Register */
 | ||
|  | #define REG_USART0_TCR (*(RwReg*)0x400A010CU) /**< \brief (USART0) Transmit Counter Register */
 | ||
|  | #define REG_USART0_RNPR (*(RwReg*)0x400A0110U) /**< \brief (USART0) Receive Next Pointer Register */
 | ||
|  | #define REG_USART0_RNCR (*(RwReg*)0x400A0114U) /**< \brief (USART0) Receive Next Counter Register */
 | ||
|  | #define REG_USART0_TNPR (*(RwReg*)0x400A0118U) /**< \brief (USART0) Transmit Next Pointer Register */
 | ||
|  | #define REG_USART0_TNCR (*(RwReg*)0x400A011CU) /**< \brief (USART0) Transmit Next Counter Register */
 | ||
|  | #define REG_USART0_PTCR (*(WoReg*)0x400A0120U) /**< \brief (USART0) Transfer Control Register */
 | ||
|  | #define REG_USART0_PTSR (*(RoReg*)0x400A0124U) /**< \brief (USART0) Transfer Status Register */
 | ||
|  | #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
 | ||
|  | 
 | ||
|  | #endif /* _SAM4E_USART0_INSTANCE_ */
 |