mirror of
				https://github.com/Klipper3d/klipper.git
				synced 2025-10-30 18:05:50 +01:00 
			
		
		
		
	
		
			
	
	
		
			77 lines
		
	
	
		
			6.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
		
		
			
		
	
	
			77 lines
		
	
	
		
			6.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
|  | /* ---------------------------------------------------------------------------- */ | ||
|  | /*                  Atmel Microcontroller Software Support                      */ | ||
|  | /*                       SAM Software Package License                           */ | ||
|  | /* ---------------------------------------------------------------------------- */ | ||
|  | /* Copyright (c) %copyright_year%, Atmel Corporation                                        */ | ||
|  | /*                                                                              */ | ||
|  | /* All rights reserved.                                                         */ | ||
|  | /*                                                                              */ | ||
|  | /* Redistribution and use in source and binary forms, with or without           */ | ||
|  | /* modification, are permitted provided that the following condition is met:    */ | ||
|  | /*                                                                              */ | ||
|  | /* - Redistributions of source code must retain the above copyright notice,     */ | ||
|  | /* this list of conditions and the disclaimer below.                            */ | ||
|  | /*                                                                              */ | ||
|  | /* Atmel's name may not be used to endorse or promote products derived from     */ | ||
|  | /* this software without specific prior written permission.                     */ | ||
|  | /*                                                                              */ | ||
|  | /* DISCLAIMER:  THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR   */ | ||
|  | /* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF */ | ||
|  | /* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE   */ | ||
|  | /* DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,      */ | ||
|  | /* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT */ | ||
|  | /* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,  */ | ||
|  | /* OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF    */ | ||
|  | /* LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING         */ | ||
|  | /* NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, */ | ||
|  | /* EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.                           */ | ||
|  | /* ---------------------------------------------------------------------------- */ | ||
|  | 
 | ||
|  | #ifndef _SAM4E_UART1_INSTANCE_
 | ||
|  | #define _SAM4E_UART1_INSTANCE_
 | ||
|  | 
 | ||
|  | /* ========== Register definition for UART1 peripheral ========== */ | ||
|  | #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
 | ||
|  | #define REG_UART1_CR            (0x40060600U) /**< \brief (UART1) Control Register */
 | ||
|  | #define REG_UART1_MR            (0x40060604U) /**< \brief (UART1) Mode Register */
 | ||
|  | #define REG_UART1_IER           (0x40060608U) /**< \brief (UART1) Interrupt Enable Register */
 | ||
|  | #define REG_UART1_IDR           (0x4006060CU) /**< \brief (UART1) Interrupt Disable Register */
 | ||
|  | #define REG_UART1_IMR           (0x40060610U) /**< \brief (UART1) Interrupt Mask Register */
 | ||
|  | #define REG_UART1_SR            (0x40060614U) /**< \brief (UART1) Status Register */
 | ||
|  | #define REG_UART1_RHR           (0x40060618U) /**< \brief (UART1) Receive Holding Register */
 | ||
|  | #define REG_UART1_THR           (0x4006061CU) /**< \brief (UART1) Transmit Holding Register */
 | ||
|  | #define REG_UART1_BRGR          (0x40060620U) /**< \brief (UART1) Baud Rate Generator Register */
 | ||
|  | #define REG_UART1_RPR           (0x40060700U) /**< \brief (UART1) Receive Pointer Register */
 | ||
|  | #define REG_UART1_RCR           (0x40060704U) /**< \brief (UART1) Receive Counter Register */
 | ||
|  | #define REG_UART1_TPR           (0x40060708U) /**< \brief (UART1) Transmit Pointer Register */
 | ||
|  | #define REG_UART1_TCR           (0x4006070CU) /**< \brief (UART1) Transmit Counter Register */
 | ||
|  | #define REG_UART1_RNPR          (0x40060710U) /**< \brief (UART1) Receive Next Pointer Register */
 | ||
|  | #define REG_UART1_RNCR          (0x40060714U) /**< \brief (UART1) Receive Next Counter Register */
 | ||
|  | #define REG_UART1_TNPR          (0x40060718U) /**< \brief (UART1) Transmit Next Pointer Register */
 | ||
|  | #define REG_UART1_TNCR          (0x4006071CU) /**< \brief (UART1) Transmit Next Counter Register */
 | ||
|  | #define REG_UART1_PTCR          (0x40060720U) /**< \brief (UART1) Transfer Control Register */
 | ||
|  | #define REG_UART1_PTSR          (0x40060724U) /**< \brief (UART1) Transfer Status Register */
 | ||
|  | #else
 | ||
|  | #define REG_UART1_CR   (*(WoReg*)0x40060600U) /**< \brief (UART1) Control Register */
 | ||
|  | #define REG_UART1_MR   (*(RwReg*)0x40060604U) /**< \brief (UART1) Mode Register */
 | ||
|  | #define REG_UART1_IER  (*(WoReg*)0x40060608U) /**< \brief (UART1) Interrupt Enable Register */
 | ||
|  | #define REG_UART1_IDR  (*(WoReg*)0x4006060CU) /**< \brief (UART1) Interrupt Disable Register */
 | ||
|  | #define REG_UART1_IMR  (*(RoReg*)0x40060610U) /**< \brief (UART1) Interrupt Mask Register */
 | ||
|  | #define REG_UART1_SR   (*(RoReg*)0x40060614U) /**< \brief (UART1) Status Register */
 | ||
|  | #define REG_UART1_RHR  (*(RoReg*)0x40060618U) /**< \brief (UART1) Receive Holding Register */
 | ||
|  | #define REG_UART1_THR  (*(WoReg*)0x4006061CU) /**< \brief (UART1) Transmit Holding Register */
 | ||
|  | #define REG_UART1_BRGR (*(RwReg*)0x40060620U) /**< \brief (UART1) Baud Rate Generator Register */
 | ||
|  | #define REG_UART1_RPR  (*(RwReg*)0x40060700U) /**< \brief (UART1) Receive Pointer Register */
 | ||
|  | #define REG_UART1_RCR  (*(RwReg*)0x40060704U) /**< \brief (UART1) Receive Counter Register */
 | ||
|  | #define REG_UART1_TPR  (*(RwReg*)0x40060708U) /**< \brief (UART1) Transmit Pointer Register */
 | ||
|  | #define REG_UART1_TCR  (*(RwReg*)0x4006070CU) /**< \brief (UART1) Transmit Counter Register */
 | ||
|  | #define REG_UART1_RNPR (*(RwReg*)0x40060710U) /**< \brief (UART1) Receive Next Pointer Register */
 | ||
|  | #define REG_UART1_RNCR (*(RwReg*)0x40060714U) /**< \brief (UART1) Receive Next Counter Register */
 | ||
|  | #define REG_UART1_TNPR (*(RwReg*)0x40060718U) /**< \brief (UART1) Transmit Next Pointer Register */
 | ||
|  | #define REG_UART1_TNCR (*(RwReg*)0x4006071CU) /**< \brief (UART1) Transmit Next Counter Register */
 | ||
|  | #define REG_UART1_PTCR (*(WoReg*)0x40060720U) /**< \brief (UART1) Transfer Control Register */
 | ||
|  | #define REG_UART1_PTSR (*(RoReg*)0x40060724U) /**< \brief (UART1) Transfer Status Register */
 | ||
|  | #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
 | ||
|  | 
 | ||
|  | #endif /* _SAM4E_UART1_INSTANCE_ */
 |